## <u>IEEE P1394a</u> <u>SCAT - Scope and Closing Actions Table - 97-035r4 - 28 August, 1997</u>

| 1  | 4-pin cable and connector | In Draft D0.09 - Open Issue: Concern on emissions etc. (and         | Open issue. Motion  | Further information to be presented in |
|----|---------------------------|---------------------------------------------------------------------|---------------------|----------------------------------------|
|    |                           | concern on grounding) Sony presentation of 24 Jun 97 now on         | to delete Clause 4  | September meeting,                     |
|    |                           | ftp site, with Japanese translated into English                     | tabled until        |                                        |
|    |                           |                                                                     | September meeting   |                                        |
| 7  | Cable PHY enhancements    | In Draft D0.09, vote to extend scope to include Power Class in      | Agreed in           |                                        |
|    | - "Caboose" packet        | caboose packet 25 Jun 97, action on PJ to propose Power Class       | principle, but may  |                                        |
|    |                           | information caboose packet description in next draft put on         | be re-opened        |                                        |
|    |                           | hold, pending discussions on power management                       |                     |                                        |
| 12 | Cable PHY enhancements    | In Draft D0.09 Issue: PHY mechanism for link control? The           | Open issue,         | See 31                                 |
|    | - Per port disable        | relationship between suspend / resume and per port disable          | proposal on the     |                                        |
|    |                           | needs to be sorted out. (slightly different twists of               | table               |                                        |
|    |                           | fundamentally the same mechanism?). The discussion that             |                     |                                        |
|    |                           | resolves how they are alike and how they differ should flush out    |                     |                                        |
|    |                           | the remaining details. Proposal on the table. See 31                |                     |                                        |
| 26 | Priority requests for     | Proposal:- any node be permitted to send ONE response packet        | Open issue          | general review of rule for final       |
|    | response packet           | without regard for fairness, that this response packet not be       |                     | confirmation                           |
|    | transmission              | counted against the node's fair arbitration and that additional     |                     |                                        |
|    |                           | response packets be sent according to fair arbitration rules (i.e., |                     |                                        |
|    |                           | they can compete with outbound request packets for whatever         |                     |                                        |
|    |                           | fair arbitration opportunities are permitted by the rules).         |                     |                                        |
|    |                           | Unfinished discussion on 5 Aug 97 re-opened the issue               |                     |                                        |
| 31 | Sleep mode (a.k.a.        | Method for Link to instruct PHY to put a port to sleep; method      | overall requirement | all to review suspend resume proposal  |
|    | suspend / resume)         | for remote node to put a port to sleep; method to wait until a      | agreed, proposal on |                                        |
|    |                           | remote port has been put to sleep; method for port to maintian      | the table           |                                        |
|    |                           | connection status during sleep, method for Link to put PHY to       |                     |                                        |
|    |                           | sleep, method for link to wake up PHY, method for link to wake      |                     |                                        |
|    |                           | up port, method for port pair to wake up, method for remotely       |                     |                                        |
|    |                           | initiated wake up to be reported. Proposal on the table. See also   |                     |                                        |
|    |                           | 45                                                                  |                     |                                        |
| 45 | Availability of SClk      | Should Sclk be available when all ports are disabled? See also      | open issue,         | see 31                                 |
|    |                           | 31                                                                  | proposal on the     |                                        |
|    |                           |                                                                     | table               |                                        |
| 63 | P1394/P1394a              | Is all reasonably desired interoperability supported?               | Open                | All WG members to review and           |
|    | interoperability          |                                                                     |                     | comment                                |

| 74 | Electrical specification for | Min rise time of 500 ns required, sensitivity of, say, 60 mV | In scope for next | EH to provide proposed modification   |
|----|------------------------------|--------------------------------------------------------------|-------------------|---------------------------------------|
|    | S400 serial transmission     | rather than current spec of 112 required in order to provide | meeting           | for confirmation at next meeting      |
|    |                              | sufficient margin                                            |                   |                                       |
| 76 | Annex C                      | Proposed that Annex C is made informative in order to remove | Open              | Issue brought into scope in Honolulu, |
|    |                              | suggestion of isolation need for power pass-through          |                   | to be considered at next meeting.     |
|    |                              |                                                              |                   |                                       |

| 3  | PHY/Link interface -    | PHY should defer servicing a read register request from the link   | Agreed in principle | PK to provide text for rule and        |
|----|-------------------------|--------------------------------------------------------------------|---------------------|----------------------------------------|
|    | PHY status reporting    | during a timing window (to be defined) before the detection of     |                     | proposed timing to PJ for inclusion in |
|    |                         | the subaction gap                                                  |                     | next draft                             |
| 24 | Clarifications and      | In Draft D0.09 - language needs tightening up to be acceptable     | Agreed in principle | All to solicit further legal review    |
|    | corrigenda - Security   | to legal beagles?                                                  |                     |                                        |
|    | extensions              |                                                                    |                     |                                        |
| 33 | Dual-phase retry        |                                                                    | agreed in principle | PJ to verify state machines for        |
|    |                         |                                                                    |                     | correctness, and prepare clarification |
|    |                         |                                                                    |                     | text                                   |
| 36 | Speed signal sampling   | tighter specification required for speed signal in order to ensure | Agreed in principle | JS to propose text                     |
|    | requirements            | interoperability                                                   |                     |                                        |
| 51 | Token-style Arbitration | Allows optimisation of isochronous transfers in a sub-tree - As    | Agreed in principle | PJ to provide text and state machine   |
|    |                         | described in Bill Duckwall's 1394 optimisations document. NB       |                     | modifications                          |
|    |                         | support for Token Style arbitration should be optional (decided    |                     |                                        |
|    |                         | 24 Jun 97)                                                         |                     |                                        |
| 52 | Max Bus Hold            | Clarify that MAX_BUS_HOLD is guaranteed by the Link, not           | Agreed in principle | PJ to add text to draft                |
|    |                         | by the PHY.                                                        |                     |                                        |
| 55 | Ping timer mechanism    | Overall description of use of ping timer, JH working on            | Agreed in principle | JH to provide text for inclusion in    |
|    |                         | evaluating the trade-offs of detailed options                      |                     | next draft                             |
| 56 | Connector and cable     | Templates for cable and connector tests, as presented on 24 Jun    | Agreed in principle | EH to provide templates and text to PJ |
|    | testing                 | 97                                                                 |                     | for inclusion in next draft            |
| 70 | Link to check           | Link should look at whole of first quadlet, not just the TCode,    | Agreed in principle | PJ to prepare wording for review       |
|    | CYCLE_START             | for cycle start, in order to provide greater robustness            |                     |                                        |

| 25 | More than 63 nodes | Action on more than 63 nodes. PHY: don't wrap beyond           | Agreed |  |
|----|--------------------|----------------------------------------------------------------|--------|--|
|    |                    | Node_ID of 63; link treat reception of a Self-ID packet with a |        |  |
|    |                    | Node_ID of 63 as a bus configuration error. Agreed 4 Aug PHY   |        |  |
|    |                    | designers revised state machine 25 Aug.                        |        |  |

| 30 | Length of arbitrated short reset                                   | Length of arbitrated (short) reset signal for long distance PHY and cable issue should be adjusted if necessary. PHY designers agreed that current value is OK for cables up to 50m, so no change.                                                                                                                                            | Agreed |                                                                                                                                                                     |
|----|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 | PHY/Link reset                                                     | Link can reset PHY/Link interface by using LPS low. See also Nos 53, 54 and 57                                                                                                                                                                                                                                                                | Agreed | See 57                                                                                                                                                              |
| 34 | Power distribution, agencies                                       | Agency compliance (safety) issues. DWs summary (very brief) is in 97-203r0 on the FTP site. Informative Annex. Text from JB sent to PJ                                                                                                                                                                                                        | Agreed | PJ to incorporate into next draft                                                                                                                                   |
| 35 | Power distribution, voltages                                       | New clause 6.1 in Draft D0.09 - major revision following recommendations from Power Rangers. 3W allowed "default" power consumption from a cable for a PHY                                                                                                                                                                                    | Agreed | PJ, SB and DW to prepare modified proposed text as discussed and PJ to incorporate into next draft                                                                  |
| 39 | Recommended interval<br>between software-initiated<br>bus reset(s) | Software "should" wait at least 2 seconds                                                                                                                                                                                                                                                                                                     | Agreed | JF to recommend text                                                                                                                                                |
| 41 | "Fairness" optimizations                                           | As per draft D0.9X, with modifications:- Field size is 6 bits (both fields byte aligned); Behaviour is undefined when PRI-REQ is written with a value larger than PRI_PREF.                                                                                                                                                                   | Agreed | PJ to amend next draft                                                                                                                                              |
| 46 | LReq summary table                                                 | In Draft D0.09.Issues split out - See 58, 59 60. Speed checking proposal:- Whoever does the concatenation checks the speed. At most one arbitration per LReq. Agreed 4 Aug. Don't include any text which prohibits a PHY from checking a concatenated LReq and performing two arbitrations (thought compliant Links will never generate this) | Agreed | PJ to incorporate revised clarification text into next draft (with editorial amendments) CWS/PJ to prepare text on amplified speed rule for inclusion in next draft |
| 53 | PHY behaviour on LPS -> 0                                          | When LPS -> 0 (for longer than 2.75 usec), PHY takes SClk, CTL and DTA to zero.                                                                                                                                                                                                                                                               | Agreed | see 57                                                                                                                                                              |
| 54 | Link initialisation of PHY-Link Interface                          | Possible problem when using an isolation barrier, requiring C/D/LReq to be taken to zero for two cycles when Sclk is seen agreed that only one cycle is required (PHY meeting 26 Aug)                                                                                                                                                         | Agreed | see 57                                                                                                                                                              |
| 57 | LPS specification                                                  | LPS means "give me SClk". LPS AC specification agreed as per presentation by RB/NM on 24 Jun 97. Link can reset PHY-Link interface by taking LPS low (see 32). See 53. See 54. PHY designers agreed spec 26 Aug.                                                                                                                              | Agreed |                                                                                                                                                                     |
| 58 | Isoch LReq                                                         | Need tighter defn of "in isoch phase", as JB presented on 24 Jun 97. PHY designers agreed LReq rules 26 Aug                                                                                                                                                                                                                                   | Agreed |                                                                                                                                                                     |
| 59 | Lreq for multi-speed concat                                        | Links may not be able to transmit Lreq whilst transmitting<br>another packet - propose to allow Iso Lreq up to 10 Sclks after<br>last iso transmit . PHY designers agreed LReq rules - start<br>transmission no later than 1 SClk after IDLE                                                                                                  | Agreed |                                                                                                                                                                     |

| 60  | Cycle sync after pri req for enhanced arb                    | Does the link wait for pri req to be serviced or send Cycle sync immediately - agreed the latter, and PHY does not cancel priority request                                                                                                                                                                   | Agreed |                                                                                       |
|-----|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------|
| 61  | Root contention timings                                      | Change ROOT_CONTEND_FAST and ROOT_CONTEND_SLOW times to deal with longer P1394a cables Agreed that 1394a will be modified accordingly. PHY designers agreed new numbers 25 Aug                                                                                                                               | Agreed |                                                                                       |
| 62  | PHY version registers                                        | As proposed by JF                                                                                                                                                                                                                                                                                            | Agreed | PJ to include proposal in next draft                                                  |
| 63a | Power-on (hard) reset<br>states for PHY registers            | All PHY registers to have defined "power-on/hard reset" states. States agreed by PHY designers 25 Aug                                                                                                                                                                                                        | Agreed | PJ to include in next draft                                                           |
| 64  | SPEED_SIGNAL_LENG<br>TH vs SPEED-SIGNAL-<br>TIME             | two terms for the same value?                                                                                                                                                                                                                                                                                | Agreed | PJ to correct                                                                         |
| 66  | BANDWIDTH_AVAIL > S400                                       | If 8.1.2 survives, then calculations in the paragraph on the overhead field need updating (spd and/or xspd)                                                                                                                                                                                                  | Agreed | PJ to make appropriate modification if necessary                                      |
| 68  | FORCE_ROOT_TIMEO<br>UT                                       | Max value is too large (two long daisychains with either end contending for root). Problem solved by changing other timing constants (PHY designers 25 Aug)                                                                                                                                                  | Agreed |                                                                                       |
| 71  | Cycle Start starvation                                       | Replace Cycle Sync LReq with two LReqs - Accelerate/Deaccelerate. Default state is Accelerate (but this only applies of enab-accel is also set). Agreed 4 Aug                                                                                                                                                | Agreed | PJ to update draft                                                                    |
| 72  | gap_count calculation<br>constants when using<br>ping timing | various new constants are required for ping-timer-based gap count calculations - arb_response_delay, link_to_bus_delay, phy_delay (min value), bus_to_link_delay, ping_response_time will be defined as constants, and phy_delay_jitter will be reported. PHY designers agreed definitions and values 25 Aug | Agreed | PJ to update draft                                                                    |
| 73  | reserved for IEEE purposes                                   | reserved fields should not be considered fair game by other standards or trade association bodies                                                                                                                                                                                                            | Agreed | PJ to include statement that reserved<br>means reserved for future IEEE<br>definition |
| 75  | SClk specification                                           | Specify as frequency +- 100ppm, plus 40% 60% duty cycle                                                                                                                                                                                                                                                      | Agreed | PJ to update in next draft                                                            |
| 77  | PHY legacy register map                                      | Not appropriate to incorporate this into P1394b                                                                                                                                                                                                                                                              | Agreed | PJ to remove and make appropriate other editorial adjustment in the next draft        |

| 2 | PHY/Link interface - | In Draft D0.09 | Stable |  |
|---|----------------------|----------------|--------|--|
|   | PHY register map(s)  |                |        |  |
| 4 | PHY/Link interface - | In Draft D0.09 | Stable |  |
|   | LReq formats         |                |        |  |

| 5  | PHY/Link interface - AC timing                                            | In Draft D0.09 (no objections raised 25 Jun 97)                                                                                                | Stable |                              |
|----|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------|
| 6  | PHY/Link interface -<br>PHY-LINK handover                                 | Text in Draft (9X) confirmed 4 Aug - addition of a note on possibly backwards compatibility when using a link which does insert the extra IDLE | Stable | PJ to add note to next draft |
| 8  | Cable PHY enhancements - Ping packet                                      | In Draft D0.09                                                                                                                                 | Stable |                              |
| 9  | Cable PHY enhancements - ACK-accelerated arbitration                      | In Draft D0.09, but see 46                                                                                                                     | Stable |                              |
| 10 | Cable PHY enhancements - Fly-by arbitration                               | In Draft D0.09, but see 46                                                                                                                     | Stable |                              |
| 11 | Cable PHY enhancements - Multi-speed packet concatenation                 | In Draft D0.09, but see 46                                                                                                                     | Stable |                              |
| 13 | Isochronous connection management                                         | Clause 9 to be removed- proposed June 24, voted Aug 4th                                                                                        | Stable |                              |
| 14 | Clarifications and corrigenda - Acknowledge codes (ack_tardy)             | In Draft D0.09                                                                                                                                 | Stable |                              |
| 15 | Clarifications and corrigenda - Response code usage                       | In Draft D0.09                                                                                                                                 | Stable |                              |
| 16 | Clarifications and corrigenda - Quadlet vs. block read and write requests | In Draft D0.09                                                                                                                                 | Stable |                              |
| 17 | Clarifications and corrigenda - Command reset effects                     | In Draft D0.09                                                                                                                                 | Stable |                              |
| 18 | Clarifications and corrigenda - Unit registers (reserved address spaces)  | In Draft D0.09                                                                                                                                 | Stable |                              |
| 19 | Clarifications and corrigenda - ROM Bus_Info_Block                        | In Draft D0.09 Link speed and other items                                                                                                      | Stable |                              |
| 20 | Clarifications and<br>corrigenda -<br>Determination of the bus<br>manager | In Draft D0.09                                                                                                                                 | Stable |                              |

| 21 | Clarifications and corrigenda - Automatic activation of the cycle master | In Draft D0.09                                                                                                                                             | Stable |  |
|----|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|
| 22 | Clarifications and corrigenda - Cycle too long error                     | In Draft D0.09                                                                                                                                             | Stable |  |
| 23 | Clarifications and corrigenda - Abdication by the bus manager            | In Draft D0.09                                                                                                                                             | Stable |  |
| 27 | Bus_Info_Block -<br>bootable device                                      | Bit to indicate "bootable" device. Agreed that this is better solved in the new IEEE 1212 - 4 Aug                                                          | Stable |  |
| 28 | Bus_Info_Block - generation bit                                          | In Draft D0.09 - "Generation" bit - new text in clause 9.7, agreed 25 jun 97                                                                               | Stable |  |
| 29 | Bus_Info_Block - max_rec                                                 | max_rec to indicate maximum for both read and write. agreed 25 Jun 97                                                                                      | Stable |  |
| 37 | How to set the local<br>PHY's gap count                                  | Specified in Draft D0.09                                                                                                                                   | Stable |  |
| 38 | Formal definition of an ACK packet for arbitration purposes in the PHY   | Any 8-bit packet                                                                                                                                           | Stable |  |
| 40 | Extended speed codes for SPEED_MAP                                       | In Draft D0.09                                                                                                                                             | Stable |  |
| 42 | Electrical isolation /<br>Annex A                                        | In Draft D0.09 - New Annex A agreed 24 Jun 97. Reconfirmed as normative on 5 Aug 97 (in order to replace the 1394-1995 normative annex)                    | Stable |  |
| 43 | Asynchronous streams (tcode 0x0A)                                        | In Draft D0.09 - New Clause 7 agreed 24 jun 97                                                                                                             | Stable |  |
| 44 | PHY/Link interface DC specification                                      | In Draft D0.09 agreed, as no objections raised 25 Jun 97                                                                                                   | Stable |  |
| 47 | PHY/Link interface signals                                               | Draft D0.09. LPS: optional on link, required on PHY LinkOn: optional on link, required on PHY Direct: optional on link, required on PHY - agreed 24 Jun 97 | Stable |  |
| 48 | Ping timer                                                               | In the Link - agreed 24 jun 97                                                                                                                             | Stable |  |
| 49 | Cable line state                                                         | In Draft D0.09 - new RX_TOKEN_GRANT                                                                                                                        | Stable |  |
| 50 | Read response for data block                                             | In Draft D0.09 - new text - agreed 24 Jun 97                                                                                                               | Stable |  |

| 65 | Lock transactions | Draft 0.9X has new text to deal with issue with future        | Stable |  |
|----|-------------------|---------------------------------------------------------------|--------|--|
|    |                   | compatibility when performing lock transactions on registers  |        |  |
|    |                   | with reserved fields                                          |        |  |
| 67 | Asynch packets at | Issue removed by use of new Accelerate/Deaccelerate LReq (see | Stable |  |
|    | CYCLE_START time  | No                                                            |        |  |
| 69 | enab_accel        | Revised behaviour - using PHY learning, as per Ganesh Murthy  | Stable |  |
|    |                   | proposal on 24 Jun. Proposal now withdraw, as superseded by   |        |  |
|    |                   | new Accelerate/Decelerate mechanism                           |        |  |