- 1394A (1.4) defines the LPS signal as "Link power status. Indicates that the link is powered and functional"
  - Link may not be truly functional until PHY has responded with SCIk
  - LPS is also used to reset the PHY/Link interface
  - Update the definition maybe it is just the "Link Phy Interface Signal. Used to control the PHY Link interface"



During power-on reset, all outputs are held in high impedance until the operating mode (differentiated or undifferentiated) can be determined. If operating in undifferentiated mode, then some or all outputs may be taken to zero. All outputs not taken to zero shall be maintained in high impedance until the completion of POR.

Implementation means of setting configurable bits shall be sensed at the moment that power-on-reset completes. If operating in undifferentiated mode all outputs shall then be taken to zero.

Following a power reset or a PHY link interface reset, the link continues the initialization of the interface by asserting LPS. After observing LPS, the PHY

shall resume SClk (if necessary) within 2 SClk periods if it is asserting LinkOn, otherwise it shall resume SClk as soon as possible. If the interface is in differentiated mode, the PHY shall resume SClk by driving it low for half a SClk period.



- Upon the eighth SClk cycle the PHY shall assert Receive on Ctl[0:1] while simultaneously providing data prefix indication on D[0:n] for at least one SClk cycle. Upon the subsequent SClk cycles the PHY shall drive Ctl[0:1] and D[0:n] as follows:
  - the PHY shall continue to indicate data prefix while it is in a state in which it otherwise would be transferring data to the link, after which it shall assert Idle on Ctl[0:1];
  - no status information shall be transferred that commences part way through the status bits; and
  - no partial packets shall be transferred on D[0:n].

Propose deleting the third bullet, as it is covered in the first and adds confusion



## **Editorial change**

| Description                                 | Condition                                                                                                | Unit                                                           | Minimum                                                                                                         | Maximum                                                                                                                                |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Input rising threshold<br>(LinkOn and LPS)  |                                                                                                          | V                                                              |                                                                                                                 | VLREF+1 (b)                                                                                                                            |
| Input falling threshold<br>(LinkOn and LPS) |                                                                                                          | V                                                              | Vlref+0.2 (b)                                                                                                   |                                                                                                                                        |
|                                             | Description<br>Input rising threshold<br>(LinkOn and LPS)<br>Input falling threshold<br>(LinkOn and LPS) | DescriptionConditionInput rising threshold<br>(LinkOn and LPS) | DescriptionConditionUnitInput rising threshold<br>(LinkOn and LPS)VInput falling threshold<br>(LinkOn and LPS)V | DescriptionConditionUnitMinimumInput rising threshold<br>(LinkOn and LPS)VVVInput falling threshold<br>(LinkOn and LPS)VVVLREF+0.2 (b) |



## **Connect Detect on disabled ports**

- Connection detect circuit shall remain active when a port is in P6:Disable.
   necessary to choose between P5 and P0 on exit from P6:Disable
- Consider an intermitted (faulty) connection, sometimes setting bias, sometimes setting reset, etc. etc. - local port is disabled
  - When it sees a connection, the continuously running port monitor (Table 7-25 on p105) will set connection\_in\_progress. The reset\_detected() boolean function may then detect a reset, and, because connection\_in\_progress is true, generate a reset.

This can be fixed in reset\_detected().

The continuously running connection monitor will still generate many disconnection notifications to the link

Suggest remove any attempt to monitor the state of a disabled port

- change the continuously running machine so that it does not look at bias or connect\_detect if the port is disabled.
- In addition, the end of disabled\_actions() can wait for !disabled[i], and the transitions P6:P5 or P6:P0 can be selected on the value of connected[i].
- Alternatively, always take P6:P5 if there is no connection this will go to P0 pretty quickly anyway.

Perhaps a disabled port should look as if it is disconnected anyway.



decode\_phy\_packet() in Table 7-31 needs an additional branch at the end

else if (phy\_pkt\_.ext\_type == 0xA)
;

// Remote confirmation packet?
// If so, ignore

